Detailed Information

Cited 26 time in webofscience Cited 26 time in scopus
Metadata Downloads

Optimizing the thickness of Ta2O5 interfacial barrier layer to limit the oxidization of Ta ohmic interface and ZrO2 switching layer for multilevel data storageopen access

Authors
Ismail, MuhammadAbbas, HaiderMahata, ChandreswarChoi, ChanghwanKim, Sungjun
Issue Date
Apr-2022
Publisher
Elsevier Ltd
Keywords
Resistive switching; Ta2O5/ZrO2 bilayer film; Barrier layer thickness; Multilevel resistance states; RESET-stop voltage
Citation
Journal of Materials Science & Technology, v.106, pp 98 - 107
Pages
10
Indexed
SCIE
SCOPUS
Journal Title
Journal of Materials Science & Technology
Volume
106
Start Page
98
End Page
107
URI
https://scholarworks.dongguk.edu/handle/sw.dongguk/3269
DOI
10.1016/j.jmst.2021.08.012
ISSN
1005-0302
1941-1162
Abstract
The multilevel storage capability of nonvolatile resistive random access memory (ReRAM) is greatly desired to accomplish high functioning memory density. In this study, Ta2O5 thin film with different thicknesses (2, 4, and 6 nm) was exploited as an appropriate interfacial barrier layer for limiting the formation of the interfacial layer between the 10 nm thick sputtering deposited resistive switching (RS) layer and Ta ohmic electrode to improve the switching cycle endurance and uniformity. Results show that lower forming voltage, narrow distribution of SET-voltages, good dc switching cycles (10(3)), high pulse endurance (10(6) cycles), long retention time (10(4) s at room temperature and 100 degrees C), and reliable multilevel resistance states were obtained at an appropriate thickness of similar to 2 nm Ta2O5 interfacial barrier layer instead of without Ta2O5 and with similar to 4 nm, and similar to 6 nm Ta2O5 barrier layer, ZrO2-based memristive devices. Besides, multilevel resistance states have been scientifically investigated via modulating the compliance current (CC) and RESET-stop voltages, which displays that all of the resistance states were distinct and stayed stable without any considerable deprivation over 10(4) s retention time and 10(4) pulse endurance cycles. The I-V characteristics of RESET-stop voltage (from -1.7 to -2.3 V) of HRS are found to be a good linear fit with the Schottky equation. It can be seen that Schottky barrier height rises by increasing the stopvoltage during RESET-operation, resulting in enhancing the data storage memory window (on/off ratio). Moreover, RESET-voltage and CC control of HRS and LRS revealed the physical origin of the RS mechanism, which entails the formation and rupture of conducting nanofilaments. It is thoroughly investigated that proper optimization of the barrier layer at the ohmic interface and the switching layer is essential in memristive devices. These results demonstrate that the ZrO2-based memristive device with an optimized similar to 2 nm Ta2O5 barrier layer is a promising candidate for multilevel data storage memory applications. (C) 2022 Published by Elsevier Ltd on behalf of The editorial office of Journal of Materials Science & Technology.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > Department of Electronics and Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Mahata, Chandreswar photo

Mahata, Chandreswar
College of Engineering (Department of Electronics and Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE