Fast Chip-Package-PCB Coanalysis Methodology for Power Integrity of Multi-Domain High-Speed Memory: A Case Study
- Authors
- Kim, Seungwon; Han, Ki Jin; Kim, Youngmin; Kang, Seokhyeong
- Issue Date
- 19-Apr-2018
- Publisher
- IEEE
- Citation
- PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), v.2018-January, pp 885 - 888
- Pages
- 4
- Indexed
- SCOPUS
- Journal Title
- PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE)
- Volume
- 2018-January
- Start Page
- 885
- End Page
- 888
- URI
- https://scholarworks.dongguk.edu/handle/sw.dongguk/9995
- DOI
- 10.23919/DATE.2018.8342132
- ISSN
- 1530-1591
- Abstract
- The power integrity of high-speed interfaces is an increasingly important issue in mobile memory systems. However, because of complicated design variations such as adjacent VIM domain coupling, conventional case-specific modeling is limited in analyzing trends in results from parametric variations. Moreover, conventional industrial methods can be simulated only after the design layout is completed and it requires a lot of hack-annotation processes, which result in delayed delays time to market. In this paper, we propose a chip-package-PCB coanalysis methodology applied to our multi-domain high-speed memory system model with a current generation method. Our proposed parametric simulation model can analyze the tendency of power integrity results from variable sweeps and Monte Carlo simulations, and it shows a significantly reduced runtime compared to the conventional EDA methodology under JEDEC LPPDR4 environment.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Engineering > Department of Electronics and Electrical Engineering > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.