Detailed Information

Cited 1 time in webofscience Cited 1 time in scopus
Metadata Downloads

Fast Chip-Package-PCB Coanalysis Methodology for Power Integrity of Multi-Domain High-Speed Memory: A Case Study

Full metadata record
DC Field Value Language
dc.contributor.authorKim, Seungwon-
dc.contributor.authorHan, Ki Jin-
dc.contributor.authorKim, Youngmin-
dc.contributor.authorKang, Seokhyeong-
dc.date.accessioned2023-04-28T10:41:15Z-
dc.date.available2023-04-28T10:41:15Z-
dc.date.issued2018-04-19-
dc.identifier.issn1530-1591-
dc.identifier.urihttps://scholarworks.dongguk.edu/handle/sw.dongguk/9995-
dc.description.abstractThe power integrity of high-speed interfaces is an increasingly important issue in mobile memory systems. However, because of complicated design variations such as adjacent VIM domain coupling, conventional case-specific modeling is limited in analyzing trends in results from parametric variations. Moreover, conventional industrial methods can be simulated only after the design layout is completed and it requires a lot of hack-annotation processes, which result in delayed delays time to market. In this paper, we propose a chip-package-PCB coanalysis methodology applied to our multi-domain high-speed memory system model with a current generation method. Our proposed parametric simulation model can analyze the tendency of power integrity results from variable sweeps and Monte Carlo simulations, and it shows a significantly reduced runtime compared to the conventional EDA methodology under JEDEC LPPDR4 environment.-
dc.format.extent4-
dc.language영어-
dc.language.isoENG-
dc.publisherIEEE-
dc.titleFast Chip-Package-PCB Coanalysis Methodology for Power Integrity of Multi-Domain High-Speed Memory: A Case Study-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.23919/DATE.2018.8342132-
dc.identifier.scopusid2-s2.0-85048755022-
dc.identifier.wosid000435148800163-
dc.identifier.bibliographicCitationPROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), v.2018-January, pp 885 - 888-
dc.citation.titlePROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE)-
dc.citation.volume2018-January-
dc.citation.startPage885-
dc.citation.endPage888-
dc.type.docTypeProceedings Paper-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaAutomation & Control Systems-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryAutomation & Control Systems-
dc.relation.journalWebOfScienceCategoryComputer Science, Theory & Methods-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordPlusDESIGN-
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > Department of Electronics and Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Han, Ki Jin photo

Han, Ki Jin
College of Engineering (Department of Electronics and Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE