Design of a Feature Extracted CMOS Image Sensor with a Novel Integrator and a Configurable ADC
- Authors
- Lee, Hohyeon; Song, Minkyu
- Issue Date
- Dec-2022
- Publisher
- IEEE
- Keywords
- 8-bit and 1-bit single slope ADC; feature extracted CMOS image sensor; image signal processor; integrator circuit
- Citation
- 2022 International Conference on Microelectronics (ICM), pp 237 - 240
- Pages
- 4
- Indexed
- FOREIGN
- Journal Title
- 2022 International Conference on Microelectronics (ICM)
- Start Page
- 237
- End Page
- 240
- URI
- https://scholarworks.dongguk.edu/handle/sw.dongguk/26058
- DOI
- 10.1109/ICM56065.2022.10005511
- Abstract
- Design of a feature extracted CMOS image sensor (CIS) with a new integrator and configurable analog-to-digital converter (ADC) is described. Since a feature extraction is normally executed at the digital block of image signal processor (ISP), an ISP must be connected to the end of CIS. Namely, the system of feature extraction has been normally based on two-chip solution with CIS and ISP. In case of simple feature extraction, however, the block of ISP can be eliminated, if a special working block could be inserted in the middle of CIS. In order to implement a feature extracted CIS, a new integrator to detect the codes of neighboring pixels is proposed. Further, a configurable 8-bit and 1-bit single-slope ADC is discussed. To verify the performance, a prototype of CIS has been fabricated with an 180nm CMOS technology. The number of pixel array is 1920 x 1380, and the frame rate is 60. The measured power consumption is only 9mW, and it is drastically reduced compared to other conventional ones. © 2022 IEEE.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Advanced Convergence Engineering > Division of System Semiconductor > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.