A high dynamic range CMOS image sensor with a digital configurable logarithmic counter
- Authors
- Bae, J.; Kim, D.; Hwang, I.; Song, M.
- Issue Date
- 2013
- Publisher
- IEEE Computer Society
- Keywords
- CMOS image sensor; configurable logarithmic counter; high dynamic range
- Citation
- 2013 European Conference on Circuit Theory and Design, ECCTD 2013 - Proceedings
- Indexed
- SCOPUS
- Journal Title
- 2013 European Conference on Circuit Theory and Design, ECCTD 2013 - Proceedings
- URI
- https://scholarworks.dongguk.edu/handle/sw.dongguk/24669
- DOI
- 10.1109/ecctd.2013.6662216
- Abstract
- Many kinds of high dynamic range (HDR) CMOS Image Sensors (CIS) have been reported, such as a multiple sampling, a multiple exposure technique, and so on. However, those techniques have some disadvantages of noise increasing, large power consumption, and huge chip area. In this paper, a new digital configurable logarithmic counter is described. Since the proposed scheme is easily implemented with a very simple technique, we can reduce power consumption and chip area drastically. Further, the logarithmic counter enhances the dynamic range (DR). The chip which has been fabricated using a 0.13um CIS process has an excellent SNDR at high speed sampling rate. © 2013 TU Dresden.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Advanced Convergence Engineering > Division of System Semiconductor > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.