Cited 1 time in
A Low Power Priority Encoding Technique with Address-Encoder and Reset-Decoder for an Improved Hierarchical Asynchronous Detector
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Lee, Chee Young | - |
| dc.contributor.author | Kim, Chae Won | - |
| dc.contributor.author | Im, Hyejin | - |
| dc.contributor.author | Kim, Soo Youn | - |
| dc.contributor.author | Song, Minkyu | - |
| dc.date.accessioned | 2023-04-28T10:41:23Z | - |
| dc.date.available | 2023-04-28T10:41:23Z | - |
| dc.date.issued | 2018-08-13 | - |
| dc.identifier.issn | 2575-4874 | - |
| dc.identifier.issn | 2575-4890 | - |
| dc.identifier.uri | https://scholarworks.dongguk.edu/handle/sw.dongguk/10018 | - |
| dc.description.abstract | A novel priority encoding technique with an address-encoder and reset-decoder(AERD) for a hierarchical asynchronous detector is discussed. Conventionally, an asynchronous detector has a slow operating speed, because it checks and takes the only activated cells. In order to enhance the data transfer rates, an improved hierarchical asynchronous detector is proposed. Further, a low power priority encoding technique with an AERD is also described. A test chip to verify the proposed technique has been fabricated with a Hynix 0.18um CMOS technology. The power consumption is about 7.5mW, which is much smaller than the conventional ones at the same patterns. | - |
| dc.format.extent | 4 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | IEEE | - |
| dc.title | A Low Power Priority Encoding Technique with Address-Encoder and Reset-Decoder for an Improved Hierarchical Asynchronous Detector | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.1109/SMACD.2018.8434879 | - |
| dc.identifier.scopusid | 2-s2.0-85052522367 | - |
| dc.identifier.wosid | 000526650700073 | - |
| dc.identifier.bibliographicCitation | 15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018), pp 289 - 292 | - |
| dc.citation.title | 15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018) | - |
| dc.citation.startPage | 289 | - |
| dc.citation.endPage | 292 | - |
| dc.type.docType | Proceedings Paper | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Computer Science | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Interdisciplinary Applications | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.subject.keywordPlus | TRACKER | - |
| dc.subject.keywordPlus | READOUT | - |
| dc.subject.keywordAuthor | a low power priority encoding technique | - |
| dc.subject.keywordAuthor | an address-encoder and reset-decoder(AERD) | - |
| dc.subject.keywordAuthor | an improved hierarchical asynchronous detector | - |
| dc.subject.keywordAuthor | activated cells | - |
| dc.subject.keywordAuthor | CMOS technology | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
30, Pildong-ro 1-gil, Jung-gu, Seoul, 04620, Republic of Korea+82-2-2260-3114
Copyright(c) 2023 DONGGUK UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
