Detailed Information

Cited 0 time in webofscience Cited 1 time in scopus
Metadata Downloads

A Low Power Priority Encoding Technique with Address-Encoder and Reset-Decoder for an Improved Hierarchical Asynchronous Detector

Full metadata record
DC Field Value Language
dc.contributor.authorLee, Chee Young-
dc.contributor.authorKim, Chae Won-
dc.contributor.authorIm, Hyejin-
dc.contributor.authorKim, Soo Youn-
dc.contributor.authorSong, Minkyu-
dc.date.accessioned2023-04-28T10:41:23Z-
dc.date.available2023-04-28T10:41:23Z-
dc.date.issued2018-08-13-
dc.identifier.issn2575-4874-
dc.identifier.issn2575-4890-
dc.identifier.urihttps://scholarworks.dongguk.edu/handle/sw.dongguk/10018-
dc.description.abstractA novel priority encoding technique with an address-encoder and reset-decoder(AERD) for a hierarchical asynchronous detector is discussed. Conventionally, an asynchronous detector has a slow operating speed, because it checks and takes the only activated cells. In order to enhance the data transfer rates, an improved hierarchical asynchronous detector is proposed. Further, a low power priority encoding technique with an AERD is also described. A test chip to verify the proposed technique has been fabricated with a Hynix 0.18um CMOS technology. The power consumption is about 7.5mW, which is much smaller than the conventional ones at the same patterns.-
dc.format.extent4-
dc.language영어-
dc.language.isoENG-
dc.publisherIEEE-
dc.titleA Low Power Priority Encoding Technique with Address-Encoder and Reset-Decoder for an Improved Hierarchical Asynchronous Detector-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/SMACD.2018.8434879-
dc.identifier.scopusid2-s2.0-85052522367-
dc.identifier.wosid000526650700073-
dc.identifier.bibliographicCitation15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018), pp 289 - 292-
dc.citation.title15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018)-
dc.citation.startPage289-
dc.citation.endPage292-
dc.type.docTypeProceedings Paper-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryComputer Science, Interdisciplinary Applications-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordPlusTRACKER-
dc.subject.keywordPlusREADOUT-
dc.subject.keywordAuthora low power priority encoding technique-
dc.subject.keywordAuthoran address-encoder and reset-decoder(AERD)-
dc.subject.keywordAuthoran improved hierarchical asynchronous detector-
dc.subject.keywordAuthoractivated cells-
dc.subject.keywordAuthorCMOS technology-
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Advanced Convergence Engineering > Division of System Semiconductor > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Song, Min Kyu photo

Song, Min Kyu
College of Advanced Convergence Engineering (Division of System Semiconductor)
Read more

Altmetrics

Total Views & Downloads

BROWSE