Development of a Thermally Aware-Compact Model With an Optimized Heat Sink for FinFETs
- Authors
- Jin, Minhyun; Lee, Yong Ju; Song, Minkyu; Kim, Soo Youn
- Issue Date
- 2019
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Keywords
- FinFET; heat sink; NAND gate; ring oscillator; thermal model
- Citation
- IEEE TRANSACTIONS ON NANOTECHNOLOGY, v.18, pp 51 - 54
- Pages
- 4
- Indexed
- SCI
SCIE
SCOPUS
- Journal Title
- IEEE TRANSACTIONS ON NANOTECHNOLOGY
- Volume
- 18
- Start Page
- 51
- End Page
- 54
- URI
- https://scholarworks.dongguk.edu/handle/sw.dongguk/8607
- DOI
- 10.1109/TNANO.2018.2879501
- ISSN
- 1536-125X
1941-0085
- Abstract
- In this letter, we develop a compact thermal model that can predict changes in the threshold voltage and drain current because of the junction temperature, Delta T-J, and its effect on a circuit performance by using circuit simulators. In addition, we propose a thermally aware layout methodology for FinFET-based digital circuits. Although heat sinks (called "via pillars") are generally used for heat dissipation in FinFETs, these features increase the parasitic capacitance and power consumption. Therefore, we propose an optimized heat sink that is only on the critical node (showing high activity and drain-source voltage, V-DS) and uses high metal stacks up to metal 5. With the optimization of this heat sink, we observe that the T-J of a 4-input NAND gate can be reduced about 3.2% while the oscillation frequency of an 11-stage ring oscillator can be increased about 12%, compared to conventional heat sinks.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Advanced Convergence Engineering > Division of System Semiconductor > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.