Detailed Information

Cited 8 time in webofscience Cited 8 time in scopus
Metadata Downloads

A Low-Dropout Regulator with PSRR Enhancement through Feed-Forward Ripple Cancellation Technique in 65 nm CMOS Processopen access

Authors
Choe, Young-JoeNam, HyohyunPark, Jung-Dong
Issue Date
Jan-2020
Publisher
MDPI
Keywords
CMOS; LDO; low dropout; power supply rejection ratio; regulation
Citation
ELECTRONICS, v.9, no.1
Indexed
SCIE
SCOPUS
Journal Title
ELECTRONICS
Volume
9
Number
1
URI
https://scholarworks.dongguk.edu/handle/sw.dongguk/7059
DOI
10.3390/electronics9010146
ISSN
2079-9292
2079-9292
Abstract
In this paper, a low-dropout (LDO) regulator with an enhanced power supply rejection ratio (PSRR) is proposed with a feed-forward ripple cancellation technique (FFRC) in 65 nm CMOS technology. This technique significantly improves the PSRR over a wide range of frequencies, compared to a conventional LDO regulator. The LDO regulator provides 35-76.8 dB of PSRR in the range of 1 MHz-1 GHz, which shows up to 30 dB of PSRR improvement, compared with that of the conventional LDO regulator. The implemented LDO regulator has a dropout voltage of 0.22 V and a maximum load current of 20 mA. It can also provide an output voltage of 0.98 V at a range of 1-1.3 V of the input voltage. The load regulation is 2.3 mV/mA while the line regulation is 0.05 V/V. The circuit consumes 385 mu A with an input voltage of 1.2 V. The total area without pads is 0.092 mm(2).
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > Department of Electronics and Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Park, Jung Dong photo

Park, Jung Dong
College of Engineering (Department of Electronics and Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE