Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Two-step ADC with Self-Successive Doubling Algorithm for High-Speed CISopen access

Authors
Lee, KyungminSong, MinkyuKim, Soo Youn
Issue Date
2025
Publisher
IEEE
Keywords
CMOS Image sensor; Pipeline ADC; SAR ADC; Two-step ADC
Citation
2025 IEEE International Symposium on Circuits and Systems (ISCAS)
Indexed
SCOPUS
Journal Title
2025 IEEE International Symposium on Circuits and Systems (ISCAS)
URI
https://scholarworks.dongguk.edu/handle/sw.dongguk/58866
DOI
10.1109/ISCAS56072.2025.11044104
ISSN
0271-4302
2158-1525
Abstract
This paper presents a high-speed CMOS image sensor (CIS) using a two-step analog-to-digital converter (ADC) that applies the self-successive doubling (SSD) algorithm. The proposed readout circuit uses a successive approximation register (SAR) ADC to implement a high-speed CIS and addresses the area requirements of the SAR ADC by employing an SSD circuit. The SSD circuit has a structure similar to conventional analog correlated double sampling (CDS) circuits, which simultaneously perform CDS and ADC operations. The proposed high-speed two-step ADC uses SSD logic for MSB and SAR ADC for LSB, thereby reducing the capacitance area by about 96.8% compared to a conventional 12-bit SAR-ADC. The proposed circuit is fabricated using a 180 nm process, with a total power consumption of 7.54 mW and a frame rate of 1190 fps. © 2025 IEEE.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Advanced Convergence Engineering > Division of System Semiconductor > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Soo Youn photo

Kim, Soo Youn
College of Advanced Convergence Engineering (Division of System Semiconductor)
Read more

Altmetrics

Total Views & Downloads

BROWSE