A 5-11 GHz 8-bit Precision Passive True-Time Delay in 65-nm CMOS Technologyopen access
- Authors
- Song, Jeong-Moon; Park, Jung-Dong
- Issue Date
- 2022
- Publisher
- IEEE
- Keywords
- CMOS; phased arrays; phase shifters; true-time delay
- Citation
- IEEE Access, v.10, pp 18456 - 18462
- Pages
- 7
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEEE Access
- Volume
- 10
- Start Page
- 18456
- End Page
- 18462
- URI
- https://scholarworks.dongguk.edu/handle/sw.dongguk/3914
- DOI
- 10.1109/ACCESS.2022.3150313
- ISSN
- 2169-3536
2169-3536
- Abstract
- In this paper, we present an 8-bit precision passive true-time delay (TTD) operating at 5-11 GHz in 65-nm CMOS technology. To achieve a precision time delay control, the 8-bit TTD employs a 4-bit time delay circuitry that utilizes two LC delay networks in parallel to reduce the effects of the nonideal lumped components and layout imbalance of a conventional TTD. To design an 8-bit T ID, a 4-bit TTD with conventional LC networks was also used for the 5th bit to the 8th bit (MSB) time-delay for coarse delay control. The implemented 8-bit TTD circuit achieved a minimum delay of 1.56 ps and a maximum delay of 400 ps, demonstrating the smallest loss per delay among the recently reported state-of-the-art silicon-based TTDs without dissipating any DC power and with a chip area of 2.76 x 1.01 mm(2).
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Engineering > Department of Electronics and Electrical Engineering > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.