Detailed Information

Cited 1 time in webofscience Cited 1 time in scopus
Metadata Downloads

A CMOS cyclic folding A/D converter with a new compact layout technique

Authors
Lee, SeongjooPark, DowooBae, JaeyoungSong, Minkyu
Issue Date
Jun-2013
Publisher
IEEE
Citation
2013 IEEE 11th International New Circuits and Systems Conference, NEWCAS 2013
Indexed
SCOPUS
Journal Title
2013 IEEE 11th International New Circuits and Systems Conference, NEWCAS 2013
URI
https://scholarworks.dongguk.edu/handle/sw.dongguk/25753
DOI
10.1109/NEWCAS.2013.6573571
ISSN
2472-467X
Abstract
In this paper, a 9-bit 2MS/s CMOS cyclic folding A/D Converter(ADC) for a Battery Management System(BMS) is described. The scheme of the ADC is based on a cyclic style to reduce chip area and power consumption. To obtain a high speed ADC performance, further, we use a folding-interpolation architecture. The prototype ADC is implemented with a 0.35μm 2P4M n-well CMOS process. The measured results for INL and DNL are within ±1.5/±1.0 LSB. The ADC demonstrates a maximum SNDR and SFDR of 48dB and 60dB, respectively, and the power consumption is about 1mW at 3.3V. The occupied active die area is 10mm2. © 2013 IEEE.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Advanced Convergence Engineering > Division of System Semiconductor > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Song, Min Kyu photo

Song, Min Kyu
College of Advanced Convergence Engineering (Division of System Semiconductor)
Read more

Altmetrics

Total Views & Downloads

BROWSE