Cited 1 time in
Design of a 45nm 8-bit 2GS/s 250mW CMOS Folding A/D Converter with an Adaptive Digital Error Correction Technique
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Choi, Yanghyuck | - |
| dc.contributor.author | Park, Seonghyun | - |
| dc.contributor.author | Lee, Mun-Kyo | - |
| dc.contributor.author | Nah, Sun-Phil | - |
| dc.contributor.author | Song, Minkyu | - |
| dc.date.accessioned | 2024-09-26T14:00:55Z | - |
| dc.date.available | 2024-09-26T14:00:55Z | - |
| dc.date.issued | 2016-02 | - |
| dc.identifier.issn | 2163-9612 | - |
| dc.identifier.uri | https://scholarworks.dongguk.edu/handle/sw.dongguk/25310 | - |
| dc.description.abstract | An 8-bit 2GS/s 250mW low power folding A/D converter(ADC) with a 45nm CMOS technology is described. In order to reduce the power consumption, a new folding block with a shut-down circuit is proposed. The role of shut-down circuit selectively cuts off the power supply of folding amplifiers, according to the input analog voltage. Further, an adaptive digital error correction technique is discussed to reduce the code errors. The proposed ADC has been fabricated with a 1.2V 45nm 1-poly 8-metal CMOS process. The effective chip area is 1.98mm(2) (ADC core : 1.1mm(2), Calibration : 0.88mm(2)) and the power consumption is about 250mW. The measured SNDR is 46dB at the conversion rate of 2GS/s. The measured values of INL and DNL are within 2.5LSB and 1.0 LSB, respectively. | - |
| dc.format.extent | 2 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | IEEE | - |
| dc.title | Design of a 45nm 8-bit 2GS/s 250mW CMOS Folding A/D Converter with an Adaptive Digital Error Correction Technique | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.1109/ISOCC.2015.7401640 | - |
| dc.identifier.scopusid | 2-s2.0-84963894109 | - |
| dc.identifier.wosid | 000380449100013 | - |
| dc.identifier.bibliographicCitation | 2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), pp 75 - 76 | - |
| dc.citation.title | 2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | - |
| dc.citation.startPage | 75 | - |
| dc.citation.endPage | 76 | - |
| dc.type.docType | Proceedings Paper | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Computer Science | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Cybernetics | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Theory & Methods | - |
| dc.subject.keywordAuthor | a folding A/D Converter | - |
| dc.subject.keywordAuthor | a shut-down circuit | - |
| dc.subject.keywordAuthor | an adaptive digital error correction | - |
| dc.subject.keywordAuthor | measured SNDR | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
30, Pildong-ro 1-gil, Jung-gu, Seoul, 04620, Republic of Korea+82-2-2260-3114
Copyright(c) 2023 DONGGUK UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
