Cited 2 time in
A 45 nm 9-bit 1 GS/s High Precision CMOS Folding A/D Converter with an Odd Number of Folding Blocks
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Lee, Seongjoo | - |
| dc.contributor.author | Lee, Jangwoo | - |
| dc.contributor.author | Song, Minkyu | - |
| dc.date.accessioned | 2024-09-26T09:03:06Z | - |
| dc.date.available | 2024-09-26T09:03:06Z | - |
| dc.date.issued | 2014-08 | - |
| dc.identifier.issn | 1598-1657 | - |
| dc.identifier.issn | 2233-4866 | - |
| dc.identifier.uri | https://scholarworks.dongguk.edu/handle/sw.dongguk/23909 | - |
| dc.description.abstract | In this paper, a 9-bit 1GS/s high precision folding A/D converter with a 45 nm CMOS technology is proposed. In order to improve the asymmetrical boundary condition error of a conventional folding ADC, a novel scheme with an odd number of folding blocks is proposed. Further, a new digital encoding technique is described to implement the odd number of folding technique. The proposed ADC employs a digital error correction circuit to minimize device mismatch and external noise. The chip has been fabricated with 1.1V 45nm Samsung CMOS technology. The effective chip area is 2.99 mm(2) and the power dissipation is about 120 mW. The measured result of SNDR is 45.35 dB, when the input frequency is 150 MHz at the sampling frequency of 1 GHz. The measured INL is within +7 LSB/-3 LSB and DNL is within +1.5 LSB/-1 LSB. | - |
| dc.format.extent | 7 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | IEEK PUBLICATION CENTER | - |
| dc.title | A 45 nm 9-bit 1 GS/s High Precision CMOS Folding A/D Converter with an Odd Number of Folding Blocks | - |
| dc.type | Article | - |
| dc.publisher.location | 대한민국 | - |
| dc.identifier.doi | 10.5573/JSTS.2014.14.4.376 | - |
| dc.identifier.scopusid | 2-s2.0-84906855363 | - |
| dc.identifier.wosid | 000346136600003 | - |
| dc.identifier.bibliographicCitation | JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.14, no.4, pp 376 - 382 | - |
| dc.citation.title | JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE | - |
| dc.citation.volume | 14 | - |
| dc.citation.number | 4 | - |
| dc.citation.startPage | 376 | - |
| dc.citation.endPage | 382 | - |
| dc.type.docType | Article | - |
| dc.identifier.kciid | ART001903741 | - |
| dc.description.isOpenAccess | Y | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.description.journalRegisteredClass | kci | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalResearchArea | Physics | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
| dc.subject.keywordPlus | FLASH ADC | - |
| dc.subject.keywordAuthor | Folding ADC | - |
| dc.subject.keywordAuthor | high precision ADC | - |
| dc.subject.keywordAuthor | odd number of folding blocks | - |
| dc.subject.keywordAuthor | SNDR | - |
| dc.subject.keywordAuthor | INL | - |
| dc.subject.keywordAuthor | DNL | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
30, Pildong-ro 1-gil, Jung-gu, Seoul, 04620, Republic of Korea+82-2-2260-3114
Copyright(c) 2023 DONGGUK UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
