Cited 4 time in
An 8-bit 2 GS/s 80 mW high accurate CMOS folding A/D converter with a symmetrical zero-crossing technique
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Kim, Daehyeok | - |
| dc.contributor.author | Park, Sunghyun | - |
| dc.contributor.author | Lee, Munkyo | - |
| dc.contributor.author | Nah, Sunphil | - |
| dc.contributor.author | Song, Minkyu | - |
| dc.date.accessioned | 2024-09-26T09:03:02Z | - |
| dc.date.available | 2024-09-26T09:03:02Z | - |
| dc.date.issued | 2016-03 | - |
| dc.identifier.issn | 0925-1030 | - |
| dc.identifier.issn | 1573-1979 | - |
| dc.identifier.uri | https://scholarworks.dongguk.edu/handle/sw.dongguk/23884 | - |
| dc.description.abstract | An 8-bit 2 GS/s 80 mW low power and high accurate CMOS folding A/D converter with a 45 nm CMOS process is described. In order to improve the non-linearity error of a conventional folding amplifier, a new symmetrical zero-crossing technique is proposed. Further, a digital error correction logic to rectify the distortion errors of analog blocks is also discussed. The proposed chip has been fabricated with 1.2 V 45 nm Samsung CMOS technology. The effective chip area is 1.98 mm(2) and the power dissipation is about 80 mW. The measured result of SNDR is about 38 dB, when the input frequency is 1 GHz at the sampling frequency of 2 GS/s. The measured INL is within +2.5 LSB/-2.0 LSB and DNL is within +1.0 LSB/-1.0 LSB. | - |
| dc.format.extent | 9 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | SPRINGER | - |
| dc.title | An 8-bit 2 GS/s 80 mW high accurate CMOS folding A/D converter with a symmetrical zero-crossing technique | - |
| dc.type | Article | - |
| dc.publisher.location | 네델란드 | - |
| dc.identifier.doi | 10.1007/s10470-016-0693-5 | - |
| dc.identifier.scopusid | 2-s2.0-84961286038 | - |
| dc.identifier.wosid | 000370152300006 | - |
| dc.identifier.bibliographicCitation | ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, v.86, no.3, pp 407 - 415 | - |
| dc.citation.title | ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING | - |
| dc.citation.volume | 86 | - |
| dc.citation.number | 3 | - |
| dc.citation.startPage | 407 | - |
| dc.citation.endPage | 415 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | sci | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Computer Science | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Hardware & Architecture | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.subject.keywordPlus | FLASH ADC | - |
| dc.subject.keywordAuthor | High accurate folding A/D converter | - |
| dc.subject.keywordAuthor | Symmetrical zero-crossing technique | - |
| dc.subject.keywordAuthor | Digital error correction logic | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
30, Pildong-ro 1-gil, Jung-gu, Seoul, 04620, Republic of Korea+82-2-2260-3114
Copyright(c) 2023 DONGGUK UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
