Cited 0 time in
Design of a Hybrid Column Segmented CMOS Image Sensor with an Artificial Intelligence Core and a Novel SRAM Readout Logic
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Park, Keunyeol | - |
| dc.contributor.author | Lee, Cheeyoung | - |
| dc.contributor.author | Kim, Soo Youn | - |
| dc.contributor.author | Song, Minkyu | - |
| dc.date.accessioned | 2023-04-28T05:42:42Z | - |
| dc.date.available | 2023-04-28T05:42:42Z | - |
| dc.date.issued | 2019-05 | - |
| dc.identifier.uri | https://scholarworks.dongguk.edu/handle/sw.dongguk/8655 | - |
| dc.description.abstract | In this paper, a hybrid column segmented CMOS image sensor (CIS) with an artificial intelligence (AI) core and a novel SRAM readout circuit is presented. To obtain a high performance and high speed column parallel CIS, each column is segmented into two parts: the first one is a DC reference voltage generator with a bandgap reference circuit, and the second one is a fine ramp generator with an AI core and a digital-to-analog converter (DAC). Further, a novel SRAM readout circuit to improve the speed of digital block is also discussed. Based on this hybrid column segmented technique, excellent measured results are reported. With a 90nm backside illumination (BSI) technology, a 12-bit resolution image quality and 407uW power consumption per column are satisfied. | - |
| dc.format.extent | 2 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | IEEE | - |
| dc.title | Design of a Hybrid Column Segmented CMOS Image Sensor with an Artificial Intelligence Core and a Novel SRAM Readout Logic | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.23919/elinfocom.2019.8706338 | - |
| dc.identifier.scopusid | 2-s2.0-85065879915 | - |
| dc.identifier.wosid | 000470015800005 | - |
| dc.identifier.bibliographicCitation | 2019 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), pp 21 - 22 | - |
| dc.citation.title | 2019 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC) | - |
| dc.citation.startPage | 21 | - |
| dc.citation.endPage | 22 | - |
| dc.type.docType | Proceedings Paper | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Computer Science | - |
| dc.relation.journalResearchArea | Telecommunications | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Information Systems | - |
| dc.relation.journalWebOfScienceCategory | Telecommunications | - |
| dc.subject.keywordAuthor | hybrid column segmented | - |
| dc.subject.keywordAuthor | CMOS image sensor | - |
| dc.subject.keywordAuthor | artificial intelligence core | - |
| dc.subject.keywordAuthor | SRAM readout logic | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
30, Pildong-ro 1-gil, Jung-gu, Seoul, 04620, Republic of Korea+82-2-2260-3114
Copyright(c) 2023 DONGGUK UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
