Cited 16 time in
Analysis and design of CMOS received signal strength indicator
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Byun, S. | - |
| dc.date.accessioned | 2024-09-26T13:02:01Z | - |
| dc.date.available | 2024-09-26T13:02:01Z | - |
| dc.date.issued | 2014-10-01 | - |
| dc.identifier.issn | 1549-8328 | - |
| dc.identifier.issn | 1558-0806 | - |
| dc.identifier.uri | https://scholarworks.dongguk.edu/handle/sw.dongguk/25073 | - |
| dc.description.abstract | This paper presents a CMOS received signal strength indicator (RSSI) based on the successive detection architecture. Theoretical analyses of the RSSI value, error, and dynamic range are developed. The RSSI value relates to the single-stage voltage gain and the saturated output voltage level of each limiting ampifier cell. The RSSI error depends only on the single-stage voltage gain and the RSSI dynamic range is determined by both the single-stage voltage gain and the number of stages of a limiter. To confirm the derived equations of the RSSI error and dynamic range, a prototype RSSI and limiter circuit was fabricated. The measured total voltage gain of the implemented six-stage limiter is 60 dB, the bandwidth is 30 MHz and the input sensitivity is 61 dBV. The measured RSSI error is within 1 dB over 55 dB of the RSSI dynamic range, which agrees well with the predicted values by the derived equations. The implemented RSSI and limiter circuit in a 0.18 μm CMOS process consumes 2.6 mA from a 1.8 V supply voltage. © 2004-2012 IEEE. | - |
| dc.format.extent | 8 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | - |
| dc.title | Analysis and design of CMOS received signal strength indicator | - |
| dc.type | Article | - |
| dc.publisher.location | 미국 | - |
| dc.identifier.doi | 10.1109/TCSI.2014.2321201 | - |
| dc.identifier.scopusid | 2-s2.0-84907659482 | - |
| dc.identifier.bibliographicCitation | IEEE Transactions on Circuits and Systems I: Regular Papers, v.61, no.10, pp 2970 - 2977 | - |
| dc.citation.title | IEEE Transactions on Circuits and Systems I: Regular Papers | - |
| dc.citation.volume | 61 | - |
| dc.citation.number | 10 | - |
| dc.citation.startPage | 2970 | - |
| dc.citation.endPage | 2977 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | sci | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.subject.keywordAuthor | CMOS integrated circuits | - |
| dc.subject.keywordAuthor | limiter | - |
| dc.subject.keywordAuthor | Received signal strength indicator | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
30, Pildong-ro 1-gil, Jung-gu, Seoul, 04620, Republic of Korea+82-2-2260-3114
Copyright(c) 2023 DONGGUK UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
