Detailed Information

Cited 0 time in webofscience Cited 16 time in scopus
Metadata Downloads

Analysis and design of CMOS received signal strength indicator

Full metadata record
DC Field Value Language
dc.contributor.authorByun, S.-
dc.date.accessioned2024-09-26T13:02:01Z-
dc.date.available2024-09-26T13:02:01Z-
dc.date.issued2014-10-01-
dc.identifier.issn1549-8328-
dc.identifier.issn1558-0806-
dc.identifier.urihttps://scholarworks.dongguk.edu/handle/sw.dongguk/25073-
dc.description.abstractThis paper presents a CMOS received signal strength indicator (RSSI) based on the successive detection architecture. Theoretical analyses of the RSSI value, error, and dynamic range are developed. The RSSI value relates to the single-stage voltage gain and the saturated output voltage level of each limiting ampifier cell. The RSSI error depends only on the single-stage voltage gain and the RSSI dynamic range is determined by both the single-stage voltage gain and the number of stages of a limiter. To confirm the derived equations of the RSSI error and dynamic range, a prototype RSSI and limiter circuit was fabricated. The measured total voltage gain of the implemented six-stage limiter is 60 dB, the bandwidth is 30 MHz and the input sensitivity is 61 dBV. The measured RSSI error is within 1 dB over 55 dB of the RSSI dynamic range, which agrees well with the predicted values by the derived equations. The implemented RSSI and limiter circuit in a 0.18 μm CMOS process consumes 2.6 mA from a 1.8 V supply voltage. © 2004-2012 IEEE.-
dc.format.extent8-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleAnalysis and design of CMOS received signal strength indicator-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/TCSI.2014.2321201-
dc.identifier.scopusid2-s2.0-84907659482-
dc.identifier.bibliographicCitationIEEE Transactions on Circuits and Systems I: Regular Papers, v.61, no.10, pp 2970 - 2977-
dc.citation.titleIEEE Transactions on Circuits and Systems I: Regular Papers-
dc.citation.volume61-
dc.citation.number10-
dc.citation.startPage2970-
dc.citation.endPage2977-
dc.type.docTypeArticle-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClasssci-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.subject.keywordAuthorCMOS integrated circuits-
dc.subject.keywordAuthorlimiter-
dc.subject.keywordAuthorReceived signal strength indicator-
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > Department of Electronics and Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Byun, Sangjin photo

Byun, Sangjin
College of Engineering (Department of Electronics and Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE