Cited 10 time in
1-5.6 Gb/s CMOS clock and data recovery IC with a static phase offset compensated linear phase detector
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Byun, Sangjin | - |
| dc.contributor.author | Son, Chung Hwan | - |
| dc.contributor.author | Hwang, Jongil | - |
| dc.contributor.author | Min, Byung-Hun | - |
| dc.contributor.author | Park, Mun-Yang | - |
| dc.contributor.author | Yu, Hyun-Kyu | - |
| dc.date.accessioned | 2024-08-08T01:31:28Z | - |
| dc.date.available | 2024-08-08T01:31:28Z | - |
| dc.date.issued | 2013-05 | - |
| dc.identifier.issn | 1751-858X | - |
| dc.identifier.issn | 1751-8598 | - |
| dc.identifier.uri | https://scholarworks.dongguk.edu/handle/sw.dongguk/15357 | - |
| dc.description.abstract | This study presents a 1-5.6 Gb/s CMOS clock and data recovery (CDR) integrated circuit (IC) implemented in a 0.13 mu m CMOS process. The CDR uses a half-rate linear phase detector (PD) of which static phase offset is compensated by an additional binary PD and a digital charge pump (CP) calibration block. During initialisation, the static phase offset is detected by the binary PD and the CP current is controlled accordingly to compensate the static phase offset. Also, the architecture of this CDR IC is designed for a clock embedded serial data interface which transfers CDR training clock patterns before normal random data signals. The implemented IC consumes 16-22 mA from a 1.2 V core supply for data rates of 1-5.6 Gb/s and 20 mA from a 3.3 V I/O supply for two preamplifiers and low-voltage differential signalling drivers. When the 2(31)-1 pseudorandom binary sequence is used, the measured bit-error rate is better than 10(-12) and the jitter tolerance is 0.3UI(pp). The recovered clock jitter is 21.6 and 4.2 ps(rms) for 1 and 5.6 Gb/s data rates, respectively. | - |
| dc.format.extent | 10 | - |
| dc.language | 영어 | - |
| dc.language.iso | ENG | - |
| dc.publisher | INST ENGINEERING TECHNOLOGY-IET | - |
| dc.title | 1-5.6 Gb/s CMOS clock and data recovery IC with a static phase offset compensated linear phase detector | - |
| dc.type | Article | - |
| dc.publisher.location | 영국 | - |
| dc.identifier.doi | 10.1049/iet-cds.2013.0023 | - |
| dc.identifier.scopusid | 2-s2.0-84900452264 | - |
| dc.identifier.wosid | 000320439200006 | - |
| dc.identifier.bibliographicCitation | IET CIRCUITS DEVICES & SYSTEMS, v.7, no.3, pp 159 - 168 | - |
| dc.citation.title | IET CIRCUITS DEVICES & SYSTEMS | - |
| dc.citation.volume | 7 | - |
| dc.citation.number | 3 | - |
| dc.citation.startPage | 159 | - |
| dc.citation.endPage | 168 | - |
| dc.type.docType | Article | - |
| dc.description.isOpenAccess | N | - |
| dc.description.journalRegisteredClass | sci | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.subject.keywordPlus | CIRCUIT | - |
| dc.subject.keywordPlus | TRANSCEIVER | - |
| dc.subject.keywordPlus | CDR | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
30, Pildong-ro 1-gil, Jung-gu, Seoul, 04620, Republic of Korea+82-2-2260-3114
Copyright(c) 2023 DONGGUK UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.
