Detailed Information

Cited 9 time in webofscience Cited 10 time in scopus
Metadata Downloads

1-5.6 Gb/s CMOS clock and data recovery IC with a static phase offset compensated linear phase detector

Full metadata record
DC Field Value Language
dc.contributor.authorByun, Sangjin-
dc.contributor.authorSon, Chung Hwan-
dc.contributor.authorHwang, Jongil-
dc.contributor.authorMin, Byung-Hun-
dc.contributor.authorPark, Mun-Yang-
dc.contributor.authorYu, Hyun-Kyu-
dc.date.accessioned2024-08-08T01:31:28Z-
dc.date.available2024-08-08T01:31:28Z-
dc.date.issued2013-05-
dc.identifier.issn1751-858X-
dc.identifier.issn1751-8598-
dc.identifier.urihttps://scholarworks.dongguk.edu/handle/sw.dongguk/15357-
dc.description.abstractThis study presents a 1-5.6 Gb/s CMOS clock and data recovery (CDR) integrated circuit (IC) implemented in a 0.13 mu m CMOS process. The CDR uses a half-rate linear phase detector (PD) of which static phase offset is compensated by an additional binary PD and a digital charge pump (CP) calibration block. During initialisation, the static phase offset is detected by the binary PD and the CP current is controlled accordingly to compensate the static phase offset. Also, the architecture of this CDR IC is designed for a clock embedded serial data interface which transfers CDR training clock patterns before normal random data signals. The implemented IC consumes 16-22 mA from a 1.2 V core supply for data rates of 1-5.6 Gb/s and 20 mA from a 3.3 V I/O supply for two preamplifiers and low-voltage differential signalling drivers. When the 2(31)-1 pseudorandom binary sequence is used, the measured bit-error rate is better than 10(-12) and the jitter tolerance is 0.3UI(pp). The recovered clock jitter is 21.6 and 4.2 ps(rms) for 1 and 5.6 Gb/s data rates, respectively.-
dc.format.extent10-
dc.language영어-
dc.language.isoENG-
dc.publisherINST ENGINEERING TECHNOLOGY-IET-
dc.title1-5.6 Gb/s CMOS clock and data recovery IC with a static phase offset compensated linear phase detector-
dc.typeArticle-
dc.publisher.location영국-
dc.identifier.doi10.1049/iet-cds.2013.0023-
dc.identifier.scopusid2-s2.0-84900452264-
dc.identifier.wosid000320439200006-
dc.identifier.bibliographicCitationIET CIRCUITS DEVICES & SYSTEMS, v.7, no.3, pp 159 - 168-
dc.citation.titleIET CIRCUITS DEVICES & SYSTEMS-
dc.citation.volume7-
dc.citation.number3-
dc.citation.startPage159-
dc.citation.endPage168-
dc.type.docTypeArticle-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClasssci-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordPlusCIRCUIT-
dc.subject.keywordPlusTRANSCEIVER-
dc.subject.keywordPlusCDR-
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > Department of Electronics and Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Byun, Sangjin photo

Byun, Sangjin
College of Engineering (Department of Electronics and Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE